Analytical Modeling and Simulation of FinFET for Semiconductor memories

Dr. B. Mohan Kumar Naik¹ and V. Vijayalakshmi²

¹Professor, Dept. of ECE, New Horizon College of Engineering, VTU, Bengaluru-560 103, Karnataka, India.
²Research Scholar, Dept. of ECE, New Horizon College of Engineering, VTU, Bengaluru-560 103, Karnataka, India.

Abstract — This paper presents a study of the structure and the characteristics of the emerging SOI-FinFET device. Close form models are developed to estimate the values of the surface potential using superposition principle. Using this surface potential model, an expression for Electric field of the SOI-FinFET is derived. These models have been used to investigate the behavior of SOI-FinFET in the sub threshold region like the I-V characteristics, transconductance, output conductance, subthreshold swing and threshold voltage. In addition to analyzing the impact of various geometric parameters on the behavior of the device, the developed models and the presented analysis would be of great importance for numerical TCAD tool development. It is observed that by optimizing these dimensional factors, a sub threshold swing (SS) value very close to 60 mV/decade and a threshold voltage of 0.35 V can be achieved for SOI-FinFET.

Keywords — FinFET, Surface Potential, drain current, TCAD.

I. INTRODUCTION

In this demanding VLSI Industry semiconductor memory plays a major role and occupies a large chip area in many of the VLSI circuit design. As memory consumes a large portion of area in many future designs, scaling of the semiconductor memory density should continue to footstep the scaling trends of logic [1-3]. As semiconductor devices are scaled down to nanometer regime, increase in device threshold voltage, on and off currents thus increases the power dissipations in the semiconductor memories. Low supply voltages must be used, in order to limit the static power dissipations in larger memory devices [4, 5] and is affected by several short channel effects. To cater this FinFETs are already been replacing the conventional planar MOSFETs [6, 7] and due to high caliber to control over the channel, FinFETs obyes a fastest switching rate between 0 and 1. Thus reads a very low operating voltage, a better subthreshold swing (SS) and Drain induced barrier lowering (DIBL). In addition, gate induced drain leakage (GIDL) is constituted to be a limiting factor to achieve low OFF currents (Ioff) [8, 9] and thus can be lowered by increasing the threshold voltage of the device [10-13]. Thus a longer gate length is used by extending over source-drain regions to mitigate short channel effects (SCE) and reduce the leakage currents in the device.

Analytical modeling of semiconductor devices contributes highly useful understanding into device physics. Analytical description of a device exhibits the behavior corresponds to all the internal device parameters and its operation. The modeling of semiconductor devices starts from the basic electrical parameters such as electron density, surface potential, electric field etc., across the channel of the semiconductor device. There are numerous ways to solve the surface potential of the device. Parabolic approximation methods and superposition principles are the most used analytical methods. We employed superposition principle to solve the analytical model of surface potential because of its high accuracy.

Using superposition principle, a two dimensional analytical model has been formulated for electrostatic potential and lateral electric field. In the calculation, it is considered that the mobile charge carriers influencing the electrostatic potential. This paper is formed as follows. In Section II, a 2 D analytical model for the electrostatic surface potential is formulated, followed by lateral electric field, V-I characteristics and transconductance. In section III, the proposed analytical modeled results are validated by TCAD device simulator.

II. Device Structure

The 3 dimensional view of Trigate FinFET is shown in Fig 1.a and 2 dimensional cross sectional view is shown in Fig 1.b where \( L_{fin}, W_{fin}, H_{fin}, t_{ox} \) and \( t_{box} \) are the Length , Width and Height of the channel, oxide thickness and buried oxide thickness respectively. It is assumed that, mobile charge carriers are neglected and source-channel & drain-channel region jumps are abrupt in FinFETs when operating at sub threshold region. Table 1 shows all the device parameters of Tri-gate FinFETs.
Table 1. Device Parameters for FinFET

<table>
<thead>
<tr>
<th>Sl.No</th>
<th>Parameter</th>
<th>Symbol</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Length of Fin</td>
<td>$L_{\text{Fin}}$</td>
<td>20 nm</td>
</tr>
<tr>
<td>2</td>
<td>Width of Fin</td>
<td>$W_{\text{Fin}}$</td>
<td>10 nm</td>
</tr>
<tr>
<td>3</td>
<td>Height of Fin</td>
<td>$H_{\text{Fin}}$</td>
<td>10 nm</td>
</tr>
<tr>
<td>4</td>
<td>Oxide Thickness</td>
<td>$t_{\text{ox}}$</td>
<td>1 nm</td>
</tr>
<tr>
<td>5</td>
<td>Buried Oxide Thickness</td>
<td>$t_{\text{box}}$</td>
<td>20 nm</td>
</tr>
<tr>
<td>6</td>
<td>Gate Workfunction</td>
<td>$\phi_{G}$</td>
<td>4.7 eV</td>
</tr>
<tr>
<td>7</td>
<td>Source/Drain Workfunction</td>
<td>$\phi_{SD}$</td>
<td>4.1 eV</td>
</tr>
<tr>
<td>8</td>
<td>Source/Drain Doping</td>
<td>$N_{\text{S/D}}$</td>
<td>$10^{19}$ cm$^{-3}$</td>
</tr>
<tr>
<td>9</td>
<td>Channel Doping</td>
<td>$N_{\text{C}}$</td>
<td>$5 \times 10^{17}$ cm$^{-3}$</td>
</tr>
</tbody>
</table>

### A. Surface Potential Model

In this section, an accurate analytical solution to the two dimensional Poisson’s equation is modeled by influencing mobile charge carriers [12]. The cross sectional view of the FinFET in $x$-$y$ plane is shown in Fig.1b. The 2D Poisson’s equation can be given as,

$$
\frac{d^2 \Phi}{dx^2} + \frac{d^2 \Phi}{dy^2} = \frac{q}{\varepsilon_{\text{Si}}} n \Phi \frac{\Phi - \Phi^*}{V}
$$

(1)

Where $\Phi(x, y)$ is the electrostatic potential along the channel region, thermal voltage $V_t = 0.0259$ V, $n_i$ be the intrinsic carrier density and $V$ be the quasi Fermi potential. By adopting super position principle, electrostatic potential [13] can be given as,

$$
\Phi(x, y) = \Phi_x + u_L(x, y) + u_R(x, y)
$$

(2)

Where $\Phi_x$ is solution to the 1D Poisson’s equation,

$$
\frac{d^2 \Phi_x}{dx^2} = \frac{q}{\varepsilon_{\text{Si}}} \frac{\Phi_x - V}{V}
$$

(3)

$\Phi_x$ is obtained by twice integrating (3) and is obtained by

$$
\Phi_x = V - 2V_t \ln \left( \frac{t_{\text{Si}}}{2 \beta \sqrt{2 \pi n_i V_t}} \cos \left( \frac{2 \beta x}{t_{\text{Si}}} \right) \right)
$$

(4)

Where $\beta$ is a function of $V$ and varied from 0 to $\pi/2$. For a given input bias $V_{gs}$, $\beta$ can be obtained by solving non linear equation using bi section method,

$$
V_{gs} - \Delta \Phi - V = 2V_t \ln \left( \frac{2}{n_{\text{Si}}} \sqrt{2 \beta \varepsilon_{\text{Si}} V_t} \right) - \ln \beta - \ln(\cos(\beta)) - \frac{2e_{\text{Si}}}{\varepsilon_{\text{Si}}} \beta \tan(\beta)
$$

(5)

Where, $\Delta \Phi$ is the work function difference between device gate electrode and the semiconducting channel. The electron quasi Fermi potential remains constant across the lateral direction of the channel and varies in transverse path of the channel because the movement of electrons from source region to drain region is observed in the channel region. It is assumed that the quasi Fermi potential remains constant until it reaches the drain to source junction. Accordingly in FinFETs, the quasi Fermi potential remains constant along the channel length barring at the source-channel junction. This causes $\phi_x$ to read a constant value in they-direction barring the vicinity of source junction. $u_L(x, y) + u_R(x, y)$ is the solution to 2D Laplace equation,

$$
\frac{d^2 \Phi}{dx^2} + \frac{d^2 \Phi}{dy^2} = 0
$$

(6)

The solution to the 2 dimensional Laplace equation is obtained by the following expressions, where

$$
\begin{align*}
    u_L & = \sum_{n=1}^{\infty} u_{Ln}(x, y) \\
    u_R & = \sum_{n=1}^{\infty} u_{Rn}(x, y)
\end{align*}
$$

are specified as Eigen functions and are achieved as follows

$$
u_{Ln}(x, y) = b_n \frac{\sinh(\pi(\lambda - y)/\lambda_n)}{\sinh(\pi y/\lambda_n)} \sin \left( \frac{nx}{L} + \frac{\pi}{2} \frac{x}{\lambda_n} \right)
$$

(7)
Where $\lambda_n$ Eigen values are achieved from,

$$\varepsilon_{x_1} \tan\left(\frac{\pi x}{2 \lambda_n}\right) = \varepsilon, \tan\left(\frac{n \pi}{2} - \frac{\pi x}{2 \lambda_n}\right)$$

(9)

The coefficients of first order are obtained by,[15]

$$b_1 = 2 \lambda_n^2 \tan(\pi / \lambda_n) \sin(\pi / 2 \lambda_n)$$

$$\left(4 \varepsilon \lambda_n \sin\left(\frac{\pi x}{2 \lambda_n}\right) - \frac{2 \lambda_n^2}{\pi^2} \sin(\pi / \lambda_n)\right)$$

(10)

(11)

Where $\varphi_{SC}$ and $\varphi_{DC}$ are built in potential for source and drain junctions respectively. $\beta_d$ is determined from (5). The final interpretation for potential can be given as

$$\varphi(x, y) = \varphi_i + \cos(\pi x / \lambda_i) \left(\frac{b \sinh(\pi (L - y) / \lambda_i)}{\sinh(\pi L / \lambda_i)} + c \sinh(\pi y / \lambda_i)\right)$$

(12)

B. Lateral Electric Field

The lateral electric field is achieved by differentiating the surface potential, and is given by,

$$E_x(x, y) = -\frac{\pi \lambda_i}{\lambda_i} \cos\left(\frac{\pi (L - y) / \lambda_i}{\sinh(\pi L / \lambda_i)}\right) + \frac{\pi \lambda_i}{\lambda_i} \frac{\cosh(\pi y / \lambda_i)}{\sinh(\pi y / \lambda_i)}$$

(13)

$\psi_x$ will be uniform throughout in $y$ direction, henceforth the differentiation of $\psi_x$ will results to zero and thus lateral path turn into the effective tunneling path. Accordingly tunneling befalls exclusively in the channel region ahead the channel length. Consequently, in the modelling of electric field, it is considered to be in the lateral direction only.

C. Drain Current Model

The expression for the drain current is obtained by considering gradual channel approximation, which presumes that the change in the electric field across the channel is much insignificant than change in the electric field across the perpendicular direction to the gate channel length. By refereeing Pao and Sah’s double integral Equation to drain current is calculated by,

$$I_{DS} = \mu_{eff} \frac{W}{L} \int_{0}^{Vgs} [-Q(V)]dV$$

(14)

D. Transconductance Model

Transconductance is the electrical property of the device. It is the change in the current at output port to change in voltage at input port. It shows the sensitivity of the device i.e. how fast the current will increase for a short duration of input voltage. Transconductance is denoted by $g_m$ and is calculated by

$$g_m = \left. \frac{\partial I_d}{\partial V_{gs}} \right|_{V_{ds}}$$

(15)

Similarly, Output Conductance is calculated by,

$$G_d = \left. \frac{\partial I_d}{\partial V_{ds}} \right|_{V_{gs}}$$

(16)

III. Results and Discussion

Based on the analytical modeling derived in section 3. The characteristics for Tri gate FinFET is validated with 2 dimensional numerical device simulation results that numerically solve poisons equation [14]. In the figures discussed lines are referred to simulated data and symbols referred to the modeled data.

Figure 2.Surface Potential in variation with gate Voltage for $V_{DS} = 0.1$ V.

Fig 2 shows the plot for surface potential for Tri-gate FinFET along the channel direction in variation with different input gate biases for a constant drain bias $V_{DS}=0.1$ V. based on the above figure it is clearly seen that in increase in input gate voltage surface potential also increases providing a thicker inversion charge layer for electrons to migrate from source to drain along the channel of the device.

Fig 3 shows the plot of lateral electric field along the channel length for different input gate voltage for a constant drain bias of 0.1 V. the plot shows the change in electric field along the source-channel and channel-drain junction which increases along with the input gate to source voltage.
Figure 3. Lateral Electric Filed in variation with input gate bias for $V_{DS} = 0.1 V$

Figure 4. Transfer characteristics in both linear and logarithmic scale for different drain bias ($V_{DS}$).

Fig 4 shows the $V-I$ characteristics in linear scale and logarithmic scale for distinct drain biases respectively, linear part of $V-I$ characteristics shows the higher value of drain current for higher input drain bias, which also shows the on current variation along with the input biases. Logarithmic scale of $V-I$ characteristics shows the off current ($I_{OFF}$) as well as on current ($I_{ON}$) of the device. The performance of the device is gauged by the higher $I_{ON}/I_{OFF}$ ratio. Our model shows an OFF current of $10^{-14}$ A and ON current of $10^{5}$ A with $I_{ON}/I_{OFF}$ ratio of around $10^{9}$ for drain bias of 0.4 V.

Figure 5. Output characteristics for different input biases.

Figure 6.a. V-I Characteristics in variation with Silicon Fin Height ($H_{Fin}$).

Fig 5 shows the plot for output characteristics for Tri-gate FinFET for varied input gate bias. It shows no current for the input gate (0.4 V) to source voltage less than threshold voltage (0.42 V), it shows constant drain current for input voltage less than 1.2 V, after reaching the saturation point for drain saturation voltage $V_{DSat}$. For the input voltage above 1.2 V the channel undergo channel length modulation and with effect to this output current starts increasing linearly with respect to drain bias.

Figure 6.b. V-I Characteristics in variation with Silicon Fin Width ($W_{Fin}$).

Figure 6.c. V-I Characteristics in logarithmic scale for different Fin Length ($L_{Fin}$).

Fig 6 shows the plot of $V-I$ characteristics for variation in different device parameters. Fig 6a, 6b and 6c shows the transfer characteristics in variation with height, width and length of the fin respectively.
showing better performance for the device parameters $H_{fin}=12$ nm, $W_{fin}=14$ nm and $L_{fin}=30$ nm. Fig 6.d shows the V-I characteristics for constant width and height of Silicon fin and shows a superior performance for 12 nm.

Fig.7. presents the plot of transconductance in variation with input gate bias. Transconductance shows the sensitivity of the device, i.e., how the device will produce the output current for a step input voltage or how much strong the device is to convert a small amount of voltage into a desirable current. Fig 7 shows the rapid increase in the drain current for gate voltage 0.7 V.

Table 2 shows the values of subthreshold swing (SS) and threshold voltage ($V_t$) for different device parameters. Based on the obtained data we 60 obtain a sub threshold swing of nearly mV/decade for device parameters $H_{fin}=W_{fin}=8$ nm and $L_{fin}=40$ nm with threshold voltage of 0.36 V.

Table 2. Sub threshold swing (SS) and Threshold voltage ($V_t$) for different device parameters.

<table>
<thead>
<tr>
<th>Fin Length ($L_{fin}$) (nm)</th>
<th>Fin Width ($W_{fin}$) (nm)</th>
<th>Fin Height ($H_{fin}$) (nm)</th>
<th>Sub threshold Swing (SS) (mV/decade)</th>
<th>Threshold Voltage ($V_t$) (V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>20</td>
<td>15</td>
<td>15</td>
<td>72.8</td>
<td>0.351</td>
</tr>
<tr>
<td>20</td>
<td>10</td>
<td>10</td>
<td>65.9</td>
<td>0.324</td>
</tr>
<tr>
<td>20</td>
<td>12</td>
<td>08</td>
<td>64.3</td>
<td>0.318</td>
</tr>
<tr>
<td>20</td>
<td>08</td>
<td>08</td>
<td>63.8</td>
<td>0.300</td>
</tr>
<tr>
<td>30</td>
<td>10</td>
<td>08</td>
<td>61.29</td>
<td>0.351</td>
</tr>
<tr>
<td>30</td>
<td>08</td>
<td>08</td>
<td>61.21</td>
<td>0.343</td>
</tr>
<tr>
<td>40</td>
<td>08</td>
<td>08</td>
<td>60.48</td>
<td>0.368</td>
</tr>
</tbody>
</table>

Based on the work carried out, we can conclude that for device parameters with $H_{fin}=12$ nm, $W_{fin}=8$ nm and $L_{fin}=30$ nm shows a better performance with SS nearly 61 mV/decade, $I_{ON}/I_{OFF}$ ratio of $10^7$, threshold voltage of 0.35 V which shows better device structure for VLSI circuits and semiconductor memories.

IV. Conclusion

The analytical model has been developed for emerging SOI-FinFET device. Close form models are developed to estimate the values of the surface potential using superposition principle. Using this surface potential model, an expression for Electric field of the SOI-FinFET is derived. These models have been used to investigate the behavior of SOI-FinFET and electrical characteristics like I-V characteristics, transconductance, output conductance, sub threshold swing and threshold voltage are modeled. In addition to analyzing the impact of various geometric parameters on the behavior of the device, the developed models are validated by numerical simulation results. It is observed that by optimizing these dimensional factors, a sub threshold swing (S) value close to 60 mV/decade and a threshold voltage of 0.35 V can be
achieved for SOI-FinFET which is well suited for VLSI circuits and semiconductor memories.

REFERENCES


