# Design of Optimized High Speed FIR Filter

V.N. Mahawadiwar<sup>1</sup>, S. S. Shriramwar<sup>2</sup> <sup>1</sup>Asst.Professor, K.D.K. College of Engineering, Nagpur <sup>2</sup>Asst. Professor, Priyadarshini College of Engg., Nagpurr <sup>1, 2</sup>Maharashtra, India.

#### Abstract

For high performance and portable applications, Energy efficiency is one of the most required features for modern electronics systems design. This article proposes the implementation of FIR Filter using low power adder and multipliers. The ever increasing market segment of portable electronics devices demands the availability of low power building blocks. With the explosive growth in Laptops, portable personal communication systems and evaluation of the shrinking technology and flexible circuits, the efforts in low power micro electronics has been identified. In this scheme the function of adder is minimized by a technique called scaling and rounding-off Filter coefficient and truncation of unnecessary bits in order to reduce the power consumption of FIR Filter. Evaluation of power, area and speed for different types of adders and multipliers is carried out and the FIR filter is designed with optimized combination of adders and multipliers for low power and high speed application. The Full Adder designed with multiplexers do not exhibit any leakage problems and short circuits problems. The current trend towards low-power design is mainly driven by two forces, the growing demand for long-life autonomous portable equipment and the technological limitations of high- performance VLSI systems. The proposed Design of High Speed FIR Filter for DSP Application with Optimized Adder & Multiplier is simulated using Active HDL and implemented using Tanner tool.

Keywords: FIR filter, Tanner Tool Adder, Multiplier, MAC.

## I. INTRODUCTION

Energy efficiency is one of the most required features modern electronics systems designed for high for performance and/ or portable applications. In one hand, the ever increasing market segment of portable electronics devices demands the availability of low power building blocks. We propose the implementation of FIR Filter using low power adder and multipliers. With the explosive growth in Laptops, portable personal communication systems and evaluation of the shrinking technology and flexible circuits, the efforts in low power micro electronics has been identified. To reduce the power Consumption of FIR Filter, function of adder is minimized by a technique called scaling and rounding-off Filter coefficient and truncation of unnecessary bits [1]. Evaluation of power, area and speed for different types of adders and multipliers will be carried out and the FIR filter will be design with optimized combination of adders and multipliers for low power and high speed application.

High speed and low power Full Adder cells designed with an alternative internal logic structure that lead to have a reduce power delay product (PDP) [2]. The logic approach uses only Ex-OR gate and multiplexer to implement the carry and sum. Ex-OR gate is the most power hungry component of the Full Adder Cells, therefore the new logic approach will reduce the power consumption. Multiplexers are used to design adder. The Full Adder designed with multiplexers may not have the leakage problems and short circuits problems.

The current trend towards low-power design is mainly driven by two forces, the growing demand for longlife autonomous portable equipment and the technological limitations of high-performance VLSI systems. For the first category of products, low-power is the major goal for which speed and dynamic range might have to be sacrificed. High speed and high integration density are the objectives for the second application category, which has experienced a dramatic increase of heat dissipation that is now reaching a fundamental limit. These two forces are now merging as portable equipment grows to encompass high Throughput computationally intensive products such as portable computers and cellular phones.

Signal processing applications typically exhibit high degrees of parallelism and are dominated by a few regular kernels of computation such as multiplication, that are responsible for a large fraction of execution time and energy. In such systems, multiplier is a fundamental arithmetic unit shrinking feature sizes are responsible for increasing thermal related problems as well [10].

## **II. LITERATURE REVIEW**

M. Kathirvelu<sup>[1]</sup> in describes about low power high speed FIR Filter. Mariano Aguirre-Hernandez et al in <sup>[2]</sup>, describes about An alternative internal logic structure for designing full adder cells in CMOS Full-Adders for Energy-Efficient Arithmetic Applications.

Hosseinghadiry.M et al <sup>[3]</sup>, describes about Two New low power High Performance Full adders with minimum gates. Yingtao Jiang, Abdulkarim AI – Sheraidah, Yuke Wang, Edwin Sha,and Jin-Gyun Chung, <sup>[4]</sup>, Introduces a novel multiplexer based low power full adder.

Zaid Al-bayati in <sup>[5]</sup> describes about Low power Wallace multiplier design. Weste N. and Eshraghian <sup>[6]</sup> describes about Principles of CMOS VLSI Design.

Senthilpari .S<sup>[7]</sup> describes about A Low-power and High-performance Radix-4 Multiplier Design Using a Modified Pass- transistor Logic Technique.

There are generally two methods through which we can increases the throughput of system.

#### A. Parallelism of system

It increases the sampling rate by replicating hardware ,so that several input can be process in parallel and several output can be produced at the same time.

#### **B.** Technology Enhancement

| Table 1. Technological Comparison |           |     |      |  |
|-----------------------------------|-----------|-----|------|--|
| ARCHITRCTU                        | VOLTA     | ARE | POWE |  |
| DEGUDE                            | <b>CT</b> |     | n    |  |

| RE TYPE                 | GE   | Α   | R    |
|-------------------------|------|-----|------|
| SIMPLE DATA<br>PATH     | 5V   | 1   | 1    |
| PIPELINING<br>DATA PATH | 2.9V | 1.3 | 0.39 |
| PARALLELE<br>DATA PATH  | 2.9V | 3.4 | 0.36 |
| PIPELINING<br>PARALLELE | 2V   | 3.7 | 0.2  |

A FIR filter scheme suitable for unsigned and signed computations is presented in this paper. Low power designs for 6 Tap FIR filter using latch based and pipelining techniques are implemented. It can be seen that dynamic power consumption is decreased through the use of two techniques; latch based clock gating and pipelining of original 5 tap FIR filter.

#### **III. FIR FILTER**

A finite impulse response (FIR) filter is a type of a digital filter. The impulse response of an Nth-order FIR filter lasts for N+1samples, and then dies to zero. The most efficient way to reduce the power consumption of digital circuits is to reduce the supply voltage, since the average power consumption of CMOS digital circuits is proportional to the square of the supply voltage. The resulting performance loss can be overcome for standard CMOS technologies by introducing more parallelism and to modify the process and optimize it for low supply voltage operation. The major elements required in FIR Filter are: a) Delay Element. b) Multiplier. c) Adder as shown in Fig.1.



Fig. 1: Basic Structure of FIR Filter [1].

#### **IV. PROPOSED IMPLEMENTATION**

The implementation of n - tap FIR filter design using the low power adder and multiplier. Low power adder is designed with novel transistor level circuit design approach. Filters can be built in different technologies. The same transfer function can be realized in several different ways, that is the mathematical properties of the filter are the same but the physical properties are quite different. Often the components in different technologies are directly analogous to each other and fulfill the same role in their respective filters. We will calculate area and power used by FIR. Simple Data Path with Corresponding Layout is shown in Fig. 2 and Fig. 3 shows Parallel implementation of Simple Data Path.



Fig. 2 Simple Data Path Showing Corresponding Layout.



Fig. 3 Parallel Implementation of Simple Data Path.

We present two high-speed and low-power full-adder cells designed with an alternative internal logic structure and passtransistor logic styles that lead to have a reduced power-delay product (PDP). Fig. 4 shows Full Adder cell formed by Three main logic blocks and an alternative logic scheme for designing Full Adder.



Fig.4. Full Adder Cell formed by 3 Main Logical Block [<sup>2].</sup>

| С | В | Α | So | Co |
|---|---|---|----|----|
| 0 | 0 | 0 | 0  | 0  |
| 0 | 0 | 1 | 1  | 0  |
| 0 | 1 | 0 | 1  | 0  |
| 0 | 1 | 1 | 0  | 1  |
| 1 | 0 | 0 | 1  | 0  |
| 1 | 0 | 1 | 0  | 1  |
| 1 | 1 | 0 | 0  | 1  |
| 1 | 1 | 1 | 1  | 1  |

Table 2.Truth Table for a 1-bit Full Adder

The multiply accumulate (MAC) operation is used as the kernel of various digital signal Processing algorithms. A variety of approaches to the implementation of the multiplication and addition portions of the MAC function are possible.



#### V. RESULT



#### Comparison of Filter 0 & Filter 1

| Table 3. Comp | arison of Filter 0 & Filter 1 |
|---------------|-------------------------------|
|---------------|-------------------------------|

| DESIG<br>N  | AREA                | POWE<br>R               | CRITICA<br>L PATH | DEAL<br>Y         |
|-------------|---------------------|-------------------------|-------------------|-------------------|
| FILTER<br>0 | 16554<br>MOSFET     | 501.99<br>micro<br>watt | 65                | 4 TO 6n sec.      |
| FILTER<br>1 | 6322<br>MOSFET<br>S | 414.44<br>micro<br>watt | 08                | 0.1to0.5<br>n sec |

## VI. APPLICATIONS

- Multiple optimization methods for low power FIR Filter takes into account, the various techniques that will be use to reduce power. Reduction in power will help in implementation of this research for DSP Application.
- Increased speed of FIR Filter can be used in FFT algorithm.
- Proposed FIR Filter can be used in DWT Algorithm.
- Optimized adder and multiplier can cope-up with MAC (Multiply Accumulate Operations).
- Proposed system will help in filter designing.
- Low power high speed FIR filter can be used for convolution.

## VII.CONCLUSION

VLSI architecture for low power MAC has been presented in this research work. The basic building blocks for the MAC unit are identified and each of the blocks is analyzed for its performance. Power is calculated for the blocks. 1-bit MAC unit is designed. using this block, the N-bit MAC unit is constructed and the total power consumption is calculated for the MAC unit. The dynamic power which is determined by the equation

## $D_{\text{ynamics}} = \alpha \text{ CV}^2_{\text{dd}} f$

Where  $\alpha$  is the switching activity factor, C is the capacitance, V is the supply voltage, and f is the clock frequency. To achieve low power in circuits one or more of the parameters must be minimized. The MAC unit designed in this work can be used in filter realizations for High speed DSP applications. The logic approach uses only Ex-OR gate and multiplexer to implement the carry and sum. Ex-OR gate is the most power hungry component of the Full Adder Cells, therefore the new logic approach is implemented to reduce the power consumption. Multiplexers are used to design adder. The Full Adder designed with multiplexers may not have the leakage problems and short circuits problems. The proposed Design of High Speed FIR Filter for DSP Application is with Optimized Adder & Multiplier. The proposed Design of High Speed FIR Filter for DSP Application with Optimized Adder & Multiplier is simulated using the Tanner tool. The performances parameter [power, area and latency] are calculated.

The average power consumed for Filter 1 is 414.44  $\mu$ Watt. Low power utilization is the most important criteria for the high performance DSP system. This research implements a better performance FIR filter using low power adder and multiplier. On the basis of power consumption results of proposed and existing FIR filters. The conclusion come out that projected FIR filter consume lesser power than existing FIR filter. So according to the result proposed FIR filter is the best for DSP system.

#### REFERENCES

- M. Kathirvelu, T. Manigandam, "Design of low power, High speed FIR Filter with optimized PDP Adders and Flip-Flops for DSP Applications", European Journal of Scientific Research ISSN 1450-216X Vol. 76 No.2 (2012), pp 214-225.
- [2] "CMOS Full-Adders for Energy-Efficient Arithmetic Applications", of Mariano Aguirre- Hernandez and Monico Linares-Aranda. IEEE Transactions on very large scale integration (VLSI) systems, Vol. 19 No. 04, April 2011.
- [3] Hosseinghadiry.M, Mohammadi.H, Nadisenejani.M " Two New low power High Performance Full adders with minimum gates" International journal of Electronics, Circuits and System, vol 3, No2 2009. pp. 124 - 131.
- [4] Yingtao Jiang, Abdulkarim AI Sheraidah, Yuke Wang, Edwin Sha,and Jin-Gyun Chung, 2010, "A novel multiplxer based low power full adder" IEEE transaction on circuits and systems - II Express Briefs, Vol52, No 7 pp- 55-61.
- [5] Zaid Al-bayati, Bassam Jamil Mohd, Sahel Alouneh Low power Wallace multiplier design based on wide counters International Journal of Circuit Theory and Applications MAY 2011 issue1 pp 26 -32.
- [6] Weste N. and Eshraghian, 1993, "Principles of CMOS VLSI Design:" A System Perspective. MA: Addison-Wesley.
- [7] Senthilpari .S, "A Low-power and High-performance Radix-4 Multiplier Design Using a Modified Pass-transistor Logic Technique" IETE journal of Research, 2011, Volume 57 Issue 2, PP 149-155.
- [8] J. M. Rabaey, A. Chandrakasan, and B. Nikolic, Digital Integrated Circuits, A Design Perspective, Prentice Hall, second edition, 2003.
- [9] Proakis J.G and Manolakis D.G, Digital Signal Processing Principles, Algorithms and Applications New Delhi: Prentice-Hall, 2000.
- [10] Rajendra M, Patrikar.K,Murali, Li Er Ping, "Thermal distribution calculations for block level placement in embedded systems" Micro electronics Reliability 44(2004) 129- 134.
- [11] Chi-Jui Chou, Satish Mohanakrishnan, Joseph B. Evans, Telecommunications & Information Sciences Laboratory Department of Electrical & Computer Engineering University of Kansas Lawrence, KS 66045-2228, FPGA Implementation of Digital Filters".
- [12] Abdul karim al-sheridha, yingto jiang and Edwin sha 2010,"a novel power multiplexer- based full adder ,European conference on circuit theory and design, august 28-31 espoo, finland.
- [13] [13] Jing H.T. bui y.w. ang and design and anylesis of low power 10transistor full adder using novel xor xnor gates.IEEE trans on circuit and system-II analog and digital signal processing(200) vol49,pp25-30.
- [14] Keivan navi and omid kavehei, February 2008, "low power and high performance 1-bit cmos full adder cell" journal of computers, vol3, no 2pp 36-41
- [15] Keivan navi and omid kavehel,2008" design of high -performance full adder cell by combining common digital gates and majority function" European journal pf science research issn1450-216x vol no4,pp626-638.
- [16] Monico linares aranda mariano Aguirre Hernandez new high performance full adder using alternative logic structure, computation and systems vol14.no.3 2011 pp213-223.
- [17] Parks t w and burrus c.s. digital filter design new York wiley1987.
- [18] Prokies t.w. and burrus c s digital filter design new York wiley 1987
- [19] Proakis j.g. manolakis d.g. digital signal processingprinciples, algorithms and application new delhi prentice-hall2000
- [20] Veeramachaneni ,M.B.Srinivas,"new improved 1 bit full adder cell"CCECE/CGEI,Canada 2009,pp45-51.