# Analysis of Cascaded H- Bridge Inverter and Minimization of Total Harmonic Distortion

P.Divya Jyothsna<sup>1</sup> S.Harinath<sup>2</sup>

<sup>1</sup>Lecturer in Govt. Polytechnical college, Department of Electrical & Electronics Engineering, India. <sup>2</sup>PG Scholor, Department of Electrical & Electronics Engineering, JNTU college of Engineering, India.

**ABSTRACT:** This paper projects the different levels of cascaded H-bridge inverters and the minimization of total harmonic distortion by increasing the levels. For triggering of the semiconductor devices used in the inverter level shifting pulse width modulation technique is used. Individually for each level inverter we have developed the switching circuit and also the inverter. The analysis of three level and five level cascaded H-bridge inverters is done in MATLAB/SIMULINK by applying level shifting PWM technique. The simulation results shows the improvement of output voltage waveform and reduction of the total harmonic distortion by increasing the levels in inverter.

**Key words:** *Cascaded H-bridge inverter, Level shifting Pulse Width Modulation.* 

## I. INTRODUCTION

The Voltage source inverter fed induction motor drives aremostly used in medium power applications. The voltage waveforms of two level inverter show that the voltage across the motorcontains not only the required fundamental sinusoidal components, but also pulses of voltage i.e. ripple voltage. The output of inverter voltage is applied to the induction motor then the performance of the motors are degrades. Because of the ripple voltages the rate of change of voltage with respect to time is more. Also high voltage rating of the power semiconductors devices is required for inverters used to run the high voltage motors. The medium and high voltage induction motor drives required high level inverter to produce the waveforms nearer to sinusoidal and to minimize the ripple content. As the number of levels increases, the synthesized output waveform adds more steps, producing a staircase wave which approaches thesinusoidal wave with minimum harmonic distortion. The stepped waveform is synthesized byselecting different voltage levels generated by the proper connection of the load to the different capacitive voltage sources. This connection is performed by the proper switching of the power semiconductors. The three and five level cascaded H-bridge inverters are analyzed how to produce the sinusoidal voltage and how the switches are operates with the level shifting PWM.

This paper is organized into five sections. Following the introduction in section I, different levels of inverters are discussed in section II, the basics of the level shifting PWM in section III, the simulation of three, five and seven level inverters with results and comparison between them in section IV. Finally conclusion from section V.

### II. CASCADED H-BRIDGE INVERTER

The cascaded multilevel inverter consists of a series of H-bridge inverter. The general purpose of this multilevel inverter is to synthesize a desired voltage from several separate dc sources, like batteries, fuel cells, solar cells, and ultra-capacitors. A single-phase structure of a cascade inverter with separate dc sources [1]. Each separate dc source is connected to a singlephase full-bridge inverter. Single phase topology of the hybrid multilevel inverter is shown in Fig.1; the bottom is one leg of a standard 3-leg inverter with a dc power source $V_{dc}$ , the top is a hybrid in series with each standard inverter leg that the H-bridge inverter can use a separate dc power source the top is a hybrid in series with each standard inverter leg that the H-bridge inverter can use a separate dc power source ( $V_{dc}/2$ ). Considering the output voltage  $V_1$  of this leg is either +( $V_{dc}/2$ )when  $S_1$  is closed or  $-V_{dc}/2$  when  $S_2$  is closed. This leg is connected in series witha full H-bridge inverter, then the output voltage V<sub>2</sub> of the H-bridge inverter is either+( $V_{dc}/2$ ) when Sa<sub>1</sub> and Sa<sub>4</sub> are closed, 0 when Sa<sub>1</sub>,  $S_{a3}$  or  $S_{a2},\,S_{a4}$  are closed, or –(Vdc/2) when  $S_{a2}$  and  $S_{a3}$ are closed. An example output waveform that this topology can achieve as shown in the Fig. 2.The topology of the proposed a 5-level3-phase cascaded hybrid multilevel inverter is shown in Fig. 3.



Fig.3 Three level cascaded H-bridge inverter



Fig.4 Five level cascaded H-bridge inverter

#### III. SWITCHING PATTERN SCHEME

In this paper, a level shifted pulse width modulation technique is employed.

#### A. Level shifted PWM

An m-level Cascaded H-bridge inverter using level shifted modulation requires (m-1) triangular carriers, all having the same frequency and amplitude. The frequency modulation index is given by —. Level shifted PWM technique is classified into three types. 1) In phase disposition 2)Phase opposition disposition 3) Alternate phase opposition disposition.

#### 1) IN PHASE DISPOSITION

In phase disposition method all the carrier waves are in phase with each other as shown in figure below



## 2) PHASE OPPOSITION DISPOSITION

In phase opposition disposition (POD) modulation all carrier waveforms above zero reference are in phase and are  $180^{\circ}$  out of phase with those below zero as shown in figure below



Fig.7Switching pattern in POD

## 3) ALTERNATE PHASE OPPOSITION DISPOSITION

In case of alternate phase disposition modulation, every carrier waveform is in out of phase with its neighbor carrier by  $180^{0}$ as shown in figure below.



Fig.8 Switching pattern in APOD

## IV. MATLAB MODELING AND SIMULATION RESULTS

In this simulation is carried out in following three cases.

- i) Cascaded 3-level inverter with level shifted pulse width modulation.
- ii) Cascaded 5-level inverter with level shifted pulse width modulation.

*Case i:* In this case we will find out output voltage and Total Harmonics Distortion for 3-level cascaded Hbridge inverter. The simulation diagram and corresponding waves forms are as shown in figure.

### SSRG International Journal of Electrical and Electronics Engineering (SSRG-IJEEE) – volume 1 Issue 6 -August 2014



Fig.9 Three-level inverter



## Fig.10 switching circuit



Fig.11 line voltage of cascaded 3-level inverter



Fig.12 THD analysis of 3-level inverter with level shifted PWM.

*Case ii:* In this case also we will find out output voltage and THD for 5-level cascaded H-bridge inverter with level shifted PWM.



Fig.13 Line voltage of 5-level cascaded H-bridge inverter.



Fig.13 THD analysis of 5-level cascaded H-bridge inverter.

| LEVELS | %THD  |
|--------|-------|
| 3      | 39.88 |
| 5      | 22.78 |

Table

## V. CONCLUSION:

In this paper a three level and Five level cascaded H-bridge inverter with level shifted PWM has been designed and compared their THDs. Form the comparison we have to identify as level of the inverter is increases the Total Harmonics Distortion is decreases and the machine performance is improved.

### **References**:

[1]. Keith Corzine and Yaakov Familiant "A New Cascaded Multilevel H-Bridge Drive."*IEEE Transaction on Power Electronics*, Vol.17, No.1, January2002.

[2].Rodriguez, J.S. Lai, Fang Z. Peng,(2002) "Multilevel Inverters: A Survey of Topologies, Controlsand Applications", *IEEE Trans on Industrial Electronics*, Vol 49, No 4, 724-738.

[3]. T.Prathiba\*, P.Renuga,(2012) "A comparative study of Total Harmonic Distortion in Multilevel inverter topologies",JIEA,Vol 2,No 3.

[4]. Zhong Du, LeonM.Tolbert, BurakOzpineci, John N. Chiasson, (2009) "Fundamental Frequency

Switching Strategies of a Seven-Level Hybrid Cascaded H-Bridge Multilevel Inverter" *IEEE* 

transactions on power electronics, vol. 24, no. 1.

[5]. Leon M. Tolbert, T.G. Habetler, (1998) "Novel Multilevel inverter Carrier-Based PWM Methods",

IEEE IAS Annual meeting, Oct. 10-15, 1424-1431.

[6]. N. S. Choi, J. G. Cho, and G. H. Cho, "A general circuit topology of multilevel inverter," in *Proc. IEEE PESC'91*, 1991, pp. 96–103.